Changeset eb522e8 in mainline for kernel/arch/ia32/src/smp/apic.c
- Timestamp:
- 2011-06-01T08:43:42Z (14 years ago)
- Branches:
- lfn, master, serial, ticket/834-toolchain-update, topic/msim-upgrade, topic/simplify-dev-export
- Children:
- 8d6c1f1
- Parents:
- 9e2e715 (diff), e51a514 (diff)
Note: this is a merge changeset, the changes displayed below correspond to the merge itself.
Use the(diff)
links above to see all the changes relative to each parent. - File:
-
- 1 edited
Legend:
- Unmodified
- Added
- Removed
-
kernel/arch/ia32/src/smp/apic.c
r9e2e715 reb522e8 72 72 * 73 73 */ 74 volatile uint32_t *l_apic = (uint32_t *) 0xfee00000;75 volatile uint32_t *io_apic = (uint32_t *) 0xfec00000;74 volatile uint32_t *l_apic = (uint32_t *) UINT32_C(0xfee00000); 75 volatile uint32_t *io_apic = (uint32_t *) UINT32_C(0xfec00000); 76 76 77 77 uint32_t apic_id_mask = 0; … … 178 178 disable_irqs_function = io_apic_disable_irqs; 179 179 eoi_function = l_apic_eoi; 180 irqs_info = "apic"; 180 181 181 182 /* … … 184 185 * Other interrupts will be forwarded to the lowest priority CPU. 185 186 */ 186 io_apic_disable_irqs(0xffff );187 io_apic_disable_irqs(0xffffU); 187 188 188 189 irq_initialize(&l_apic_timer_irq); … … 477 478 { 478 479 #ifdef LAPIC_VERBOSE 479 printf("LVT on cpu% " PRIs ", LAPIC ID: %" PRIu8 "\n",480 printf("LVT on cpu%u, LAPIC ID: %" PRIu8 "\n", 480 481 CPU->id, l_apic_id()); 481 482
Note:
See TracChangeset
for help on using the changeset viewer.